Product Summary

The as7c34096-12tc is a high-performance CMOS 4,194,304-bit Static Random Access Memory (SRAM) device. The as7c34096-12tc is organized as 524,288 words×8 bits. The as7c34096-12tc is designed for memory applications where fast data access, low power, and simple interfacing are desired. The as7c34096-12tc is guaranteed not to exceed 110/72 mW power consumption in CMOS standby mode. All chip inputs and outputs of the as7c34096-12tc are TTL-compatible, and operation is from either a single 3.3V supply. The as7c34096-12tc is available in the JEDEC standard 400-mil 36-pin SOJ and 44-pin TSOP 2 packages.

Parametrics

as7c34096-12tc absolute maximum ratings: (1) Voltage on VCC relative to GND, Vt1: -0.5 to +5V; (2) Voltage on any pin relative to GND Vt2: -0.5 to Vcc +0.5V; (3) Power dissipation PD: 1W; (4) Storage temperature Tstg: -65 to +150°C; (5) Ambient temperature with VCC applied Tbias: -55 to +125°C; (6) DC current into outputs (low) IOUT: 20mA.

Features

as7c34096-12tc features: (1) 3.3V version ; (2) Industrial and commercial temperature; (3) Organization: 524,288 words×8 bit; (4) Center power and ground pins; (5) High speed: 10/12/15/20 ns address access time, 5/6/7/8 ns output enable access time; (6) Low power consumption: ACTIVE; (7) Low power consumption: STANDBY; (8) Individual byte read/write controls; (9) Easy memory expansion with CE, OE inputs; (10) TTL- and CMOS-compatible, three-state I/O; (11) 44-pin JEDEC standard packages; (12) Latch-up current≥100 mA.

Diagrams

as7c34096-12tc block diagram